입고 시 알림 요청
수량 | 가격 |
---|---|
1+ | ₩2,597 |
10+ | ₩2,272 |
50+ | ₩1,883 |
100+ | ₩1,688 |
250+ | ₩1,558 |
500+ | ₩1,454 |
1000+ | ₩1,376 |
2500+ | ₩1,324 |
제품 정보
제품 개요
The CD74HC573E is an octal CMOS Transparent D Latch with 3-state outputs. This high speed latch is designed for 2 to 6V VCC operation. When the LE input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor.
- Balanced propagation delays and transition times
- Bus driver outputs drive up to 15 LS-TTL loads
- Significant power reduction compared to LS-TTL logic ICs
애플리케이션
Communications & Networking
기술 사양
74HC573
Tri State
7.8mA
DIP
2V
8bit
74573
125°C
-
No SVHC (27-Jun-2018)
D Type Transparent
30ns
DIP
20Pins
6V
74HC
-55°C
-
-
기술 문서 (1)
CD74HC573E의 대체 제품
1개 제품을 찾았습니다.
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Malaysia
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서