더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩6,025 |
10+ | ₩5,964 |
25+ | ₩5,903 |
50+ | ₩5,842 |
100+ | ₩5,781 |
250+ | ₩5,720 |
500+ | ₩5,659 |
제품 정보
제품 개요
The SN65MLVD206D is a Half-duplex Transceiver optimized to operate at signaling rates up to 200Mbps. All parts comply with the multipoint low-voltage differential signaling M-LVDS standard TIA/EIA-899. This circuit is similar to their TIA/EIA-644 standard compliant LVDS counterparts with added features to address multipoint applications. The driver output has been designed to support multipoint buses presenting loads as low as 30Ω and incorporates controlled transition times to allow for stubs off of the backbone transmission line. This device has type-1 and type-2 receivers that detect the bus state with as little as 50mV of differential input voltage over a common-mode voltage range of -1 to 3.4V. The type-1 receivers exhibit 25mV of differential input voltage hysteresis to prevent output oscillations with slowly changing signals or loss of input. Type-2 receivers include an offset threshold to provide a known output state under open-circuit, idle-bus and other faults conditions.
- Controlled driver output voltage transition times for improved signal quality
- Bus pins high impedance when disabled or VCC ≤1.5V
- Meets or exceeds the M-LVDS standard TIA/EIA-899 for multipoint data interchange
- M-LVDS Bus power up/down glitch free
- Green product and no Sb/Br
애플리케이션
Industrial, Signal Processing, Clock & Timing, Consumer Electronics, Communications & Networking
기술 사양
Buffer, Line Driver
SOIC
8Pins
3.6V
-
85°C
-
-
SOIC
3V
-
-40°C
-
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Mexico
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서