더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩4,996 |
10+ | ₩4,662 |
25+ | ₩4,386 |
50+ | ₩4,343 |
100+ | ₩4,299 |
250+ | ₩4,295 |
500+ | ₩4,291 |
제품 정보
제품 개요
AS4C8M16SA-7BCN 128Mb SDRAM is a high-speed CMOS synchronous DRAM containing 128Mbits. It is internally configured as 4 Banks of 2M word x 16 DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). Read and write accesses to SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of a BankActivate command which is then followed by a read or write command. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. The refresh functions, either auto or self refresh are easy to use. By having a programmable mode register, the system can choose most suitable modes to maximize its performance. It is well suited for applications requiring high memory bandwidth and particularly well suited to high performance PC applications.
- Fast access time from clock: 5/5.4ns, 2M word x 16-bit x 4-bank
- Fully synchronous operation, internal pipelined architecture
- Programmable mode registers, CAS latency: 2, or 3, burst length: 1, 2, 4, 8, or full page
- Burst type: sequential or interleaved, burst stop function
- Auto refresh and self refresh, 4096 refresh cycles/64ms
- CKE power down mode, single +3.3V ± 0.3V power supply
- LVTTL interface
- 143MHz frequency
- 54 ball TFBGA package
- Commercial temperature range from 0 to 70°C
기술 사양
SDRAM
8M x 16bit
TFBGA
3.3V
0°C
-
128Mbit
143MHz
54Pins
Surface Mount
70°C
No SVHC (27-Jun-2024)
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Taiwan
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서