더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩10,547 |
10+ | ₩9,815 |
25+ | ₩9,357 |
50+ | ₩9,122 |
100+ | ₩9,110 |
250+ | ₩8,901 |
제품 정보
제품 개요
S80KS5122GABHI020 is a 512Mb, high-speed CMOS, HYPERRAM™ self-refresh dynamic RAM (DRAM) with HYPERBUS™ interface. DRAM array uses dynamic cells that require periodic refresh. Refresh control logic within the device manages the refresh operations on the DRAM array when the memory is not being actively read or written by HYPERBUS™ interface host. Since host is not required to manage any refresh operations, the DRAM array appears to the host as though memory uses static cells that retain data without refresh. Hence, memory is more accurately described as pseudo static RAM (PSRAM). Since DRAM cells cannot be refreshed during a read or write transaction, there is a requirement that host limit read or write burst transfers lengths to allow internal logic refresh operations when they are needed. The host must confine the duration of transactions and allow additional initial access latency, at the beginning of a new transaction, if the memory indicates a refresh operation is needed.
- 1.8V interface support, single-ended clock (CK) - 11 bus signals
- Chip select (CS#), 8-bit data bus (DQ[7:0]), hardware reset (RESET#)
- Bidirectional read-write data strobe (RWDS), input during write transactions as write data mask
- Output at the start of all transactions to indicate refresh latency
- Output during read transactions as read data strobe
- 200MHz maximum clock rate, DDR - transfers data on both edges of the clock
- Data throughput up to 400MBps (3,200Mbps), configurable burst characteristics
- Maximum access time (tACC) is 35ns, 3.1mA standby current (105 °C)
- 24-ball FBGA package
- Industrial temperature range from -40°C to + 85°C
기술 사양
HyperRAM
64M x 8bit
FBGA
1.8V
-40°C
-
No SVHC (21-Jan-2025)
512Mbit
200MHz
24Pins
Surface Mount
85°C
-
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Thailand
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서