더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩11,414 |
10+ | ₩10,612 |
25+ | ₩10,288 |
50+ | ₩10,043 |
100+ | ₩9,799 |
250+ | ₩9,480 |
500+ | ₩9,404 |
제품 정보
제품 개요
MT28EW256ABA1LJS-0SIT is a parallel NOR flash embedded memory. The device is an asynchronous, uniform block, parallel NOR Flash memory device. The READ, ERASE, and PROGRAM operations are performed using a single low-voltage supply. Upon power-up, the device defaults to read array mode. The main memory array is divided into uniform blocks that can be erased independently so that valid data can be preserved while old data is purged. The device supports asynchronous random read and page read from all blocks of the array. It also features an internal program buffer that improves throughput by programming 512 words via one command sequence. A 128-word extended memory block overlaps addresses with array block 0. Users can program this additional space and then protect it to permanently secure the contents. The device also features different levels of hardware and software protection to secure blocks from unwanted modification.
- Single-level cell (SLC) process technology
- Supply voltage: VCC = 2.7–3.6V (program, erase, read), VCCQ = 1.65 - VCC (I/O buffers)
- Word/byte program: 25us per word (TYP)
- Block erase (128KB): 0.2s (TYP)
- Unlock bypass, block erase, chip erase, and write to buffer capability
- CYCLIC REDUNDANCY CHECK (CRC) operation to verify a program pattern
- VPP/WP# protection– protects first or last block regardless of block protection settings
- JESD47-compliant, 100,000 (minimum) ERASE cycles per block, data retention: 20 years (TYP)
- 256Mb density, x8, x16 configuration
- 56-pin TSOP package, -40°C to +85°C operating temperature range
기술 사양
Parallel NOR
32M x 8bit, 16M x 16bit
TSOP
-
70ns
3.6V
Surface Mount
85°C
No SVHC (17-Dec-2015)
256Mbit
Parallel
56Pins
-
2.7V
3V
-40°C
3V Parallel NOR Flash Memories
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Singapore
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서