1,224 지금 제품을 예약하실 수 있습니다
수량 | 가격 |
---|---|
1+ | ₩4,675 |
10+ | ₩4,365 |
25+ | ₩4,238 |
50+ | ₩4,141 |
100+ | ₩4,044 |
250+ | ₩3,916 |
500+ | ₩3,820 |
1000+ | ₩3,744 |
제품 정보
제품 개요
MT41K128M16JT-125:K is a DDR3L SDRAM. This DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Self-refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 128 Meg x 16 configuration
- Timing – cycle time: 1.25ns at CL = 11 (DDR3-1600)
- 96-ball 8mm x 14mm FBGA package
- Commercial operating temperature range from 0°C to +95°C
기술 사양
DDR3L
128M x 16bit
FBGA
1.35V
0°C
-
2Gbit
800MHz
96Pins
Surface Mount
95°C
No SVHC (17-Dec-2015)
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Singapore
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서