제품 정보
제품 개요
74LVC3G17DP,125 is a triple non-inverting Schmitt trigger with 5V tolerant input. Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in mixed 3.3V and 5V environments. This device is fully specified for partial-power-down applications using IOFF. The IOFF circuitry the output, preventing the potentially damaging backflow current through the device when it is powered down. It complies with JEDEC standards (JESD8-7 (1.65V to 1.95V), JESD8-5 (2.3V to 2.7V), JESD8C (2.7V to 3.6V), JESD36 (4.5V to 5.5V). It features ESD protection (HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000V, CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000V). It is used in applications like wave and pulse shapers for highly noisy environments.
- Wide supply voltage range from 1.65V to 5.5V
- Overvoltage tolerant inputs to 5.5V, high noise immunity
- CMOS low-power consumption, latch-up performance exceeds 250mA
- Direct interface with TTL levels, IOFF circuitry provides partial power-down mode operation
- Input leakage current is ±0.1μA typ at (VI=5.5V or GND;VCC = 0V to 5.5V, -40°C to +85°C)
- Supply current is 0.1μA typ at (VI=5.5V or GND;IO = 0A;VCC = 1.65V to 5.5V, -40°C to +85°C)
- Input capacitance is 3.5pF typ at (-40°C to +85°C)
- Propagation delay is 5.6ns typical at (VCC = 1.65V to 1.95V, Tamb = -40°C to +85°C)
- Operating temperature range from -40°C to +125°C
- TSSOP8 package
경고
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
기술 사양
Buffer, Schmitt Trigger
TSSOP
8Pins
5.5V
7431
125°C
-
No SVHC (21-Jan-2025)
74LVC3G17
TSSOP
1.65V
74LVC
-40°C
-
MSL 1 - Unlimited
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:United States
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서