96 지금 제품을 예약하실 수 있습니다
| 수량 | 가격 |
|---|---|
| 1+ | ₩862 |
| 10+ | ₩472 |
| 100+ | ₩430 |
| 500+ | ₩411 |
| 1000+ | ₩391 |
| 2500+ | ₩371 |
| 5000+ | ₩351 |
제품 정보
제품 개요
The MM74HCT138M is a 3-to-8 Line Decoder utilizes advanced silicon-gate CMOS technology. It is well suited to memory address decoding or data routing applications. Both circuits feature high noise immunity and low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic. The MM74HCT138 have 3 binary select inputs (A, B and C). If the device is enabled these inputs determine which one of the eight normally high outputs will go low. Two active low and one active high enables (G1, G2A and G2B) are provided to ease the cascading decoders. The decoders' output can drive 10 low power Schottky TTL equivalent loads and are functionally and pin equivalent to the 74LS138. All inputs are protected from damage due to static discharge by diodes to VCC and ground. MM74HCT device is intended to interface between TTL and NMOS components and standard CMOS devices.
- TTL Input compatible
- Fanout of 10 LS-TTL loads
- 80µA Maximum low quiescent current
- 1µA Maximum low input current
애플리케이션
Industrial
기술 사양
74HCT138
8Outputs
SOIC
4.5V
74HCT
-40°C
-
-
Decoder
SOIC
16Pins
5.5V
74138
85°C
-
No SVHC (25-Jun-2025)
MM74HCT138M의 대체 제품
2개 제품을 찾았습니다.
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Philippines
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서