더 필요하세요?
| 수량 | 가격 |
|---|---|
| 1+ | ₩77,027 |
| 5+ | ₩67,399 |
| 10+ | ₩55,845 |
| 25+ | ₩50,068 |
| 50+ | ₩46,218 |
제품 정보
제품 개요
8A34004E-000NBG is a synchronization management unit (PMU). It provides tools to manage timing references, clock sources, and timing paths for IEEE 1588 and synchronous Ethernet (SyncE) based clocks. The PLL channels can act independently as frequency synthesizers, jitter attenuators, digitally controlled oscillators (DCO), or digital phase lock loops (DPLL). The filter/servo software is designed to suppress the affects of Packet Delay Variation (PDV) on packet based timing signals – it can be used with protocol stacks for IEEE 1588 or other packet-based timing protocols. Typical application includes core and access IP switches / routers, synchronous Ethernet equipment, telecom boundary clocks (T-BCs) and T-TSCs according to ITU-T G.8273.2, 10Gb, 40Gb, and 100Gb Ethernet interfaces, central office timing source and distribution, wireless infrastructure for 4.5G and 5G network equipment.
- 7 × 7 × 0.75 mm 48-VFQFPN with 5.65mm ePAD package
- Two independent timing channels, supports 1MHz I²C or 50MHz SPI serial processor ports
- DPLLs generate telecom compliant clocks
- Switching between DPLL and DCO modes is hitless and dynamic
- Each FOD supports output phase tuning with 1ps resolution
- 4 differential / 8 LVCMOS outputs, frequencies from 0.5Hz to 1GHz (250MHz for LVCMOS)
- Independent output voltages of 3.3V, 2.5V, or 1.8V, 2 differential / 4 single-ended clock inputs
- Support frequencies from 0.5Hz to 1GHz, any input can be mapped to any or all of the timing channels
- Redundant inputs frequency independent of each other, 1149.1 JTAG boundary scan
- Temperature range from -40° to +85°C
기술 사양
Frequency Synthesiser
1GHz
VFQFPN-EP
VFQFPN-EP
4Outputs
85°C
1.71V
3.465V
48Pins
-
-40°C
No SVHC (25-Jun-2025)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Taiwan
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서