더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩47,919 |
제품 정보
제품 개요
CY7C1061GE30-10ZSXI is a high-performance CMOS fast static RAM device with embedded ECC. This device is offered in single and dual chip enable options and in multiple pin configurations. The CY7C1061GE device includes an ERR pin that signals a single-bit error-detection and correction event during a read cycle. To access devices with a single chip enable input, assert the chip enable (active low CE) input LOW. To access dual chip enable devices, assert both chip enable inputs – active low CE1 as LOW and CE2 as HIGH. To perform data writes, assert the write enable (active low WE) input LOW, and provide the data and address on the device data pins (I/O0 through I/O15) and address pins (A0 through A19) respectively. The byte high enable (active low BHE) and byte low enable (active low BLE) inputs control byte writes, and write data on the corresponding I/O lines to the memory location specified. Active low BHE controls I/O8 through I/O15 and active low BLE controls I/O0 through I/O7.
- Voltage range from 2.2V to 3.6V, 10ns speed
- Embedded error-correcting code (ECC) for single-bit error correction
- Operating ICC range from 90mA typ (f=fmax.,TA=25°C, VCC=3V)
- Automatic CE power-down current – CMOS inputs is 20mA typ (Max VCC, 0.2V)
- 1.0V data retention, transistor-transistor logic (TTL) compatible inputs and outputs
- Error indication (ERR) pin to indicate 1-bit error detection and correction
- Input capacitance is 10pF (TA=25°C, f=1MHz, VCC=VCC(typ)
- I/O capacitance is 10pF (TA=25°C, f=1MHz, VCC=VCC(typ)
- VCC for data retention is 1V min (-40°C to 85°C)
- 54-pin TSOP II package, operating industrial temperature range from -40°C to +85°C
기술 사양
Asynchronous SRAM
1M x 16bit
54Pins
3.6V
-
-40°C
-
No SVHC (21-Jan-2025)
16Mbit
TSOP-II
2.2V
3V
Surface Mount
85°C
MSL 3 - 168 hours
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Taiwan
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서