더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩10,182 |
10+ | ₩9,465 |
25+ | ₩8,649 |
50+ | ₩8,437 |
100+ | ₩8,224 |
250+ | ₩8,012 |
500+ | ₩7,894 |
제품 정보
제품 개요
CY62128ELL-55SXE is a high-performance CMOS static RAM organized as 128K words by 8 bits. This device features an advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications. The device also has an automatic power-down feature that significantly reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99 percent when deselected (active low CE1 HIGH or CE2 LOW). The eight input and output pins (I/O0 through I/O7) are placed in a high impedance state when the device is deselected (active low CE1 HIGH or CE2 LOW), the outputs are disabled (OE HIGH), or a write operation is in progress (active low CE1 LOW and CE2 HIGH and WE LOW). To write to the device, take Chip Enable (active low CE1 LOW and CE2 HIGH) and Write Enable (active low WE) inputs LOW.
- Complementary metal oxide semiconductor (CMOS) for optimum speed and power
- VCC range from 4.5 to 5.5V, read cycle time is 55ns min, write cycle time is 55ns min
- Power dissipation is 1.3mA typical (f = 1MHz), standby ISB2 is 1µA typical
- Input capacitance is 10pF max (TA = 25°C, f = 1MHz, VCC = VCC(typ))
- Output capacitance is 10pF max (TA = 25°C, f = 1MHz, VCC = VCC(typ))
- Input leakage current range from -4 to +4µA (55ns, automotive-E)
- VCC for data retention is 2V minimum
- Data retention current is 30µA max (VCC = VDR, VIN > VCC – 0.2V or VIN < 0.2V)
- Operation recovery time is 55ns minimum
- 32-pin 450-Mil SOIC package, industrial temperature range from -40°C to +85°C
기술 사양
Asynchronous SRAM
128K x 8bit
32Pins
5.5V
-
-40°C
-
1Mbit
SOIC
4.5V
5V
Surface Mount
125°C
No SVHC (21-Jan-2025)
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:United States
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서