더 필요하세요?
| 수량 | 가격 |
|---|---|
| 1+ | ₩19,759 |
| 10+ | ₩18,339 |
| 25+ | ₩17,481 |
| 50+ | ₩17,336 |
| 100+ | ₩17,190 |
제품 정보
제품 개요
IS43LQ32128A-062TBLI is a 128Mb x 32 4Gbit CMOS LPDDR4 SDRAM. The device is organized as 1/2 channels per device, and the individual channel is 8-banks and 16-bits. This product uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 16N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 16n bits prefetched to achieve very high bandwidth.
- 8 internal banks per channel, ZQ calibration
- LVSTL (low voltage swing terminated logic) I/O interface
- Internal VREF and VREF training, clock-stop capability
- Maximum clock frequency is 1.6GHz (3.2Gbps)
- 16n pre-fetch DDR architecture, programmable burst lengths (16 or 32)
- Single data rate (multiple cycles) command/address bus
- Bidirectional/differential data strobe per byte of data (DQS/DQS#)
- On-chip temperature sensor whose status can be read from MR4
- 200 ball FBGA package
- Industrial temperature range from -40°C to +95°C
기술 사양
Mobile LPDDR4
128M x 32bit
FBGA
1.8V
-40°C
-
No SVHC (16-Jul-2019)
4Gbit
1.6GHz
200Pins
Surface Mount
95°C
MSL 3 - 168 hours
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:China
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서