더 필요하세요?
| 수량 | 가격 |
|---|---|
| 1+ | ₩14,113 |
| 10+ | ₩13,424 |
제품 정보
제품 개요
IS43TR85120BL-125KBLI is a 1600MT/s 512Mx8 4Gb DDR3 SDRAM. The memory controller initiates levelling mode of all DRAMs by setting bit 7 of MR1 to 1. When entering write levelling mode, the DQ pins are in undefined driving mode. During write levelling mode, only NOP or DESELECT commands are allowed, as well as an MRS command to exit write levelling mode. The controller may drive DQS low and DQS# high after a delay of tWLDQSEN, at which time the DRAM has applied on-die termination on these signals. After tDQSL and tWLMRD, the controller provides a single DQS, DQS# edge which is used by the DRAM to sample CK - CK# driven from controller.
- Standard voltage is VDD and VDDQ = 1.5V ± 0.075V
- High-speed data transfer rates with system frequency up to 1066MHz
- 8 internal banks for concurrent operation, 8n-bit pre-fetch architecture
- Programmable CAS latency, programmable additive latency: 0, CL-1, CL-2
- Programmable CAS WRITE latency (CWL) based on tCK, programmable burst length: 4 and 8
- Programmable burst sequence: sequential or interleave, BL switch on the fly
- Auto self refresh(ASR), self refresh temperature (SRT)
- Partial array self-refresh, the asynchronous RESET pin, write levelling
- 78-ball BGA package
- Industrial rating range from -40°C ≤ TC ≤ 95°C
기술 사양
DDR3L
512M x 8bit
BGA
1.35V
-40°C
-
No SVHC (16-Jul-2019)
4Gbit
800MHz
78Pins
Surface Mount
95°C
MSL 3 - 168 hours
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Taiwan
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서