더 필요하세요?
| 수량 | 가격 |
|---|---|
| 1+ | ₩9,524 |
| 10+ | ₩8,711 |
| 25+ | ₩8,421 |
| 50+ | ₩8,283 |
| 100+ | ₩7,415 |
| 250+ | ₩7,305 |
| 500+ | ₩7,174 |
제품 정보
제품 개요
MT41K256M16TW-107 AIT:P is a DDR3L SDRAM. This DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- Differential clock inputs (CK, CK#), 8 internal banks
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Programmable CAS (WRITE) latency (CWL)
- Self-refresh temperature (SRT), automatic self refresh (ASR)
- Write levelling, multipurpose register, output driver calibration
- 256 Meg x 16 configuration
- 1866MT/s data rate, 13.91ns CL, AEC-Q100 qualified, PPAP submission
- 96-ball FBGA package
- Industrial temperature range from -40°C ≤ TC ≤+95°C
경고
Market demand for this product has caused an extension in leadtimes. Delivery dates may fluctuate. Product exempt from discounts.
기술 사양
DDR3L
256M x 16bit
FBGA
1.35V
-40°C
-
4Gbit
933MHz
96Pins
Surface Mount
95°C
No SVHC (17-Dec-2015)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Singapore
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서