더 필요하세요?
수량 | 가격 |
---|---|
1+ | ₩6,036 |
10+ | ₩5,625 |
25+ | ₩5,458 |
50+ | ₩5,331 |
100+ | ₩5,204 |
250+ | ₩5,038 |
500+ | ₩4,913 |
1000+ | ₩4,839 |
제품 정보
제품 개요
MT47H64M16NF-25E IT:M is a DDR2 SDRAM. The DDR2 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single READ or WRITE operation for the DDR2 SDRAM effectively consists of a single 4n-bit-wide, two-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O balls. The DDR2 SDRAM provides for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst read of eight with another read or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.
- VDD = 1.8V ±0.1V, VDDQ = 1.8V ±0.1V
- JEDEC-standard 1.8V I/O (SSTL-18-compatible)
- 4n-bit prefetch architecture, duplicate output strobe (RDQS) option for x8
- DLL to align DQ and DQS transitions with CK, 8 internal banks for concurrent operation
- Programmable CAS latency (CL), posted CAS additive latency (AL)
- Adjustable data-output drive strength, 64ms, 8192-cycle refresh
- Supports JEDEC clock jitter specification
- 64 Meg x 16 (8 Meg x 16 x 8 banks) configuration
- 84-ball FBGA package, 2.5ns at CL = 5 (DDR2-800) timing – cycle time
- Industrial operating temperature range from -40°C ≤ TC ≤ +95°C
기술 사양
DDR2
64M x 16bit
FBGA
1.8V
-40°C
-
1Gbit
400MHz
84Pins
Surface Mount
95°C
No SVHC (17-Dec-2015)
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Singapore
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서