제품 정보
제품 개요
The 74AUP2G80DC is a dual positive-edge triggered D-type Flip-flop with low-power. Information on the data input is transferred to the Q\ output on the low-to-high transition of the clock pulse. The input pin D must be stable one setup time prior to the low-to-high clock transition for predictable operation. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 to 3.6V. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 to 3.6V. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down.
- High noise immunity
- IOFF Circuitry provides partial power-down mode operation
- Latch-up performance exceeds 100mA per JESD 78, class II
- Low noise overshoot and undershoot <lt/>10% of VCC
- 0.9μA Maximum low static power consumption
애플리케이션
Communications & Networking, Portable Devices, Consumer Electronics, Audio, Imaging, Video & Vision, Medical
기술 사양
74AUP2G80
-
20mA
VSSOP
Positive Edge
800mV
74AUP
-40°C
-
MSL 1 - Unlimited
D
309MHz
VSSOP
8Pins
Inverted
3.6V
742G80
125°C
-
No SVHC (21-Jan-2025)
기술 문서 (1)
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:China
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서