제품 정보
제품 개요
The SN74LVC125ADR is a Quadruple Bus Buffer Gate, designed for 1.65 to 3.6V VCC operation. The SN74LVC125ADR device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking capability of the driver. Inputs can be driven from either 3.3 or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3/5V system environment. ESD protection exceeds JESD 22, 2000V human-body model, 200V machine model and 1000V charged-device model.
- 3-state Outputs
- Separate OE for all 4 buffers
- Inputs accept voltages to 5.5V
- Maximum TPD of 4.8ns at 3.3V
- <lt/>0.8V at VCC = 3.3V, TA = 25°C Typical VOLP (output ground bounce)
- <gt/>2V at VCC = 3.3V, TA = 25°C Typical VOHV (output VOH undershoot)
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
애플리케이션
Communications & Networking, Wireless, Imaging, Video & Vision, Microwave, Power Management, Signal Processing
경고
Device has limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
기술 사양
Buffer, Non Inverting
SOIC
14Pins
3.6V
74125
125°C
-
74LVC125
SOIC
1.65V
74LVC
-40°C
-
기술 문서 (1)
SN74LVC125ADR의 대체 제품
1개 제품을 찾았습니다.
법률 및 환경
최종후의 중요 제조 공정이 이루어진 국가원산지:Malaysia
최종후의 중요 제조 공정이 이루어진 국가
RoHS
RoHS
제품 준수 증명서